# PERFORMANCE STUDY OF A NEW HIGH INSTANTANEOUS POWER IMPULSE CONVERTER WITH A SWITCHED CAPACITOR UNIT\*

LUDWIK ZAJĄC, MARIUSZ MALINOWSKI, SEBASTIAN STYŃSKI, MAREK JASIŃSKI

Warsaw University of Technology, Institute of Control and Industrial Electronics ul. Koszykowa 75, 00-662 Warsaw, Poland e-mail address: ludwik.zajac@ee.pw.edu.pl

**Abstract:** A new high instantaneous power impulse converter (HIPIC) with a switched capacitor unit has been presented. HIPIC generates very short impulses (hundreds of microseconds) of instantaneous power in megawatt range while the average power is much lower (tens of kilowatts). The presented topology is composed of step-down converters, an H-bridge converter and a switched capacitor, adjusted with a new current control. It allows one to achieve the output current impulses with very short rising and falling times and strict peak current control with low ripples.

Keywords: high instantaneous power impulse converter, impulse converter, switched capacitor converter

### 1. INTRODUCTION

High instantaneous power impulse converters (HIPIC) in contrast to traditional DC suppliers with same average power (1–20 kW) are characterized by high power in megawatt range delivered to the output in a very short time (Fig. 1). The impulse duration  $T_{\text{IMP}}$  delivered to the output lasts up to 1 ms with frequency  $f_{\text{PULS}}$  in the range of 1–10 kHz but a duty cycle of impulses is lower than 1%. HIPICs are used in many industrial applications such as Cockcroft–Walton (CW) generators (voltage multipliers), Marx generators and impulse lasers [1–4].

In HIPIC, a precise control of the output current during extreme short pulse including also rising and falling slopes has to be guaranteed by appropriate converter topology and advanced algorithm [5, 6]. Therefore a new HIPIC consists of few converter units including a step-down, a switched capacitor and an H-bridge, and also the algorithm that allows one to control the output current independently of the capacitor power bank discharge. The simulation results present proper operation of HIPIC, finally proven by experimental verification.

<sup>\*</sup>Manuscript received: January 17, 2017; accepted: May 10, 2017.



Fig. 1. Typical impulses of HIPIC (solid) and its average power (dashed)

# 2. BASIC ASSUMPTIONS

The following parameters describing instantaneous current were introduced to form the impulse that should be approximate square wave: the rising time ( $T_{RISE}$ ), the tail time ( $T_{TAIL}$ ) which is equivalent to the falling time and the current ripples ( $I_{RIPPLE}$ ) during the impulse (Fig. 2).



Fig. 2. Time and current parameters in impulse of the HIPIC

The main target is to minimize these parameters and force:

• the fastest output current rising (the shortest rising time,  $T_{\text{RISE}}$ ),

• minimization of the peak current control and current ripples  $I_{\text{RIPPLE}}$  during the impulse ( $T_{\text{IMP}}$ ),

• the fastest output current falling (the shortest falling time,  $T_{\text{TAIL}}$ ).

The operation was divided into four stages: rising slope of output current impulse (I), peak current control (II), falling slope of output current impulse (III), and charging of

main and switched capacitors (IV) [5]. Additional functionality of the converter configuration is unipolar and bipolar mode of operation (Fig. 3).



Fig. 3. Operation stages in the HIPIC: H - hysteresis controller, PID - PID controller

# 3. PROPOSED TOPOLOGY FOR HIGH INSTANTANEOUS POWER IMPULSE CONVERTER (HIPIC)

A HIPIC consists of three units (Fig. 4): a step down converter [7-11], a switched capacitor converter [12], and a H bridge converter. The step-down unit located in the input consists of 4 parallel converters (transistors S1–S4 and diodes D1–D4) interleave modulated with a very high switching frequency, significantly decreasing output current ripples [13, 14].



Fig. 4. Proposed topology for HIPIC

The main goals for output H-bridge converter (transistors S7–S10) is time minimization of the current impulse falling slope, and a possibility of selection between unipolar/bipolar mode of operation. Therefore transistors in this unit are switched with very low frequency that equals the frequency of output impulses shown in Fig. 1. The former goal is obtained simply when all transistors are switched off, which forces the output current flow through the anti-parallel diodes embedded in switches S7–S10, and as a result the reverse voltage is applied to the output. The latter goal is obtained when pairs of transistors S7, S10 and S8, S9 are switched diagonally to change the output current polarization for bipolar operation.

A low frequency switched capacitor unit located in the middle of the device is used to improve performance during rising and falling slopes of the output current, which is especially important for very short current impulses, lower than 200  $\mu$ s. A switched capacitor unit (capacitor C2, transistor S5 and diode D6) has a possibility of series-parallel connection to the main capacitor bank C1 [12]. It allows doubling of the output voltage to force faster rising and falling slopes of the output current. Thanks to this the current, the impulse shape is close to the square wave. The switched capacitor C2 is charged by the transistor S6 and diode D8. The applied diode D7 bypasses inductors during the falling slope of current.

## 4. PROPOSED CURRENT CONTROL METHOD FOR HIGH INSTANTANEOUS POWER IMPULSE CONVERTER (HIPIC)

The current control loop is a main part of the high instantaneous power impulse regulation [5]. A simplified control scheme presented in Fig. 5 is composed of the following blocks: signals settings ( $T_{IMP}$ ,  $f_{PULS}$ ), current control, initial value, compensation of capacitor voltage changes and duty cycle sequencer.



Fig. 5. Control algorithm scheme of the HIPIC

The reference value of the output current  $I_{\text{REF}}$  is determined in signals settings block and it is based on the set parameters: impulse time ( $T_{\text{IMP}}$ ), pulsing frequency ( $f_{\text{PULS}}$ ) and set output current value ( $I_{\text{VAL}}$ ). Then in the current control block, the current control loop is composed of two different controllers (Fig. 3): a hysteresis controller, where states of transistors are set directly, and a PID controller, where the duty cycle is calculated ( $d_{\text{TOT}}$ ) [15]–[17]. There are two inner blocks included in the current control block. In the former, an initial value for PID controller (integral part) is obtained. The latter is designed due to the big discharge of the main capacitor (C1) during the impulse so that the PID controller acts independently of the main capacitor voltage ( $v_{\text{CI}}$ ) by introducing the compensation of changes of the capacitor voltage (CCVC). Finally, the duty cycle sequencer sets transistor signals (S1–S4) during the output peak current based on the calculated duty cycle.

In Table 1, possible states of all transistors in HIPIC depending on the impulse stage are presented: where 1 is on state, 0 is off state, 0-1 means that transistor is modulated, 1/0 – transistor is on during the positive impulse of bipolar operation, and 0/1 – transistor is on during the negative impulse of bipolar operation.

| HIPIC unit               | Transistor | Rising slope | Peak current control | Falling slope | Capacitor charging |
|--------------------------|------------|--------------|----------------------|---------------|--------------------|
|                          | S1         | 1            | 0-1                  | 0             | 0-1                |
| Step-down converter unit | S2         | 1            | 0-1                  | 0             | 0-1                |
|                          | S3         | 1            | 0-1                  | 0             | 0-1                |
|                          | S4         | 1            | 0-1                  | 0             | 0-1                |
| Switched capacitor unit  | S5         | 1            | 0                    | 0             | 0                  |
|                          | S6         | 0            | 0                    | 0             | 1                  |
| H-bridge unit            | S7         | 1/0          | 1/0                  | 0             | 0                  |
|                          | S8         | 0/1          | 0/1                  | 0             | 0                  |
|                          | S9         | 0/1          | 0/1                  | 0             | 0                  |
|                          | S10        | 1/0          | 1/0                  | 0             | 0                  |

Table 1. Transistor states in HIPIC

The switching frequency of a single transistor in a step-down converter (S1–S4) is 10 kHz and transistor signals are interleaved  $T_S/4 = 25 \ \mu s$ . In the described control method, the duty cycle is updated every  $T_S/4 = 25 \ \mu s$  in the moments T(S1)-T(S4) when transistors S1–S4 switch on, respectively. Moreover each of these transistors switches with the duty cycle which is last calculated while the specific transistor remains switched on (Table 2). As a result the duty cycle is divided into 4 parts:

 $d_1 \in \langle 0; 0.25 \rangle$ , the relevant duty cycle is calculated, when the transistor is switched on,

•  $d_{\text{II}} \in \langle 0.25; 0.5 \rangle$ , the relevant duty cycle is calculated 0.25  $T_s$  after switching on the transistor,

•  $d_{\text{III}} \in \langle 0.5; 0.75 \rangle$ , the relevant duty cycle is calculated 0.50 T<sub>s</sub> after switching on the transistor,

•  $d_{\rm IV} \in \langle 0.75; 1.0 \rangle$ , the relevant duty cycle is calculated  $0.75T_{\rm S}$  after switching on the transistor.

|      | ,            | Transistor      |               |               |               |  |  |
|------|--------------|-----------------|---------------|---------------|---------------|--|--|
|      | a            | S1              | S2            | S3            | S4            |  |  |
|      | < 0.0; 0.25) | <i>T</i> (S1)   | <i>T</i> (S2) | <i>T</i> (S3) | <i>T</i> (S4) |  |  |
|      | < 0.25; 0.5) | <i>T</i> (S2)   | <i>T</i> (S3) | <i>T</i> (S4) | <i>T</i> (S1) |  |  |
|      | < 0.5; 0.75) | T(S3) T(S4) T(S |               | <i>T</i> (S1) | <i>T</i> (S2) |  |  |
|      | <0.75; 1.0>  | <i>T</i> (S4)   | <i>T</i> (S1) | <i>T</i> (S2) | <i>T</i> (S3) |  |  |
|      | d1 d2 d3 d   | l4 d5 c         | l6 d7         | d8 d9         | d10 d11       |  |  |
| S1 _ |              |                 | 1             |               | +             |  |  |
| S2   |              |                 |               |               |               |  |  |
| S3   |              |                 |               |               |               |  |  |
| S4   |              |                 |               |               |               |  |  |
|      |              |                 |               |               |               |  |  |
|      | Ts/4         |                 |               |               |               |  |  |

S S

Table 2. The time of duty cycle calculation vs. duty cycle value and the relevant transistor

Fig. 6. Proposed control with the duty cycle calculated every  $T_S/4$  and updated for every transistor

In Figure 6, the signals of four transistors (S1–S4) with interleaving are presented. For the first 4 pulse width modulation (PWM) signals, the relevant duty cycle value d1-d4 is less than  $0.25d_1$  and it is calculated at the switch on of each transistor. Then for the 5th presented PWM signal, the duty cycle d5 is calculated, however as  $d5 \ge 0.25$ , the next duty cycle d6 becomes the relevant one for this transistor. In further steps, the duty cycle is calculated 0.25T<sub>s</sub> after switching on the specific transistor (duty cycle  $d_{\rm II}$  is between 0.25 and 0.50).

#### **5. SIMULATION AND EXPERIMENTAL RESULTS**

All the simulations in the Saber software (Figs. 7, 8) and experimental tests (Fig. 9, 11) have been carried out with parameters listed in Table 3. The most relevant variables of HIPIC are presented in Fig. 7. The output current consists of four currents  $i_{L1-L4}$ , where each of them has significant peak-to-peak ripples up to 200 A but thanks to interleaving operation of transistors, the output current  $i_{OUT}$  has ripples less than 10 A. The output

voltage  $v_{OUT}$  reaches its maximum during the current impulse rising time (t1-t2) to obtain as fast as possible the reference current value. During the falling slope (t3-t4), the maximum reverse voltage is applied. In the impulse peak (t2-t3), the output voltage depends on the duty cycle  $(d_{TOT})$  which is calculated to keep the output current on its reference value [5]. Figure 8 presents a HIPIC bipolar mode of operation.



Fig. 7. Relevant variables of HIPIC, S1–S8 – transistor signals,  $i_{OUT}$  – output current,  $i_{L1-L4}$  – step-down converter currents,  $v_{OUT}$  – output voltage,  $v_{C1}$  – main capacitor voltage,  $v_{C2}$  – switched capacitor voltage,  $d_{TOT}$  – total duty cycle

Table 3. Parameters used in simulation and experimental study

| Symbol | $C_1$  | $C_2$  | $v_{\rm C1} = v_{\rm C2}$ | $L_1-L_4$ | LOUT  | R <sub>OUT</sub>      | <i>I</i> <sub>OUT</sub> | $T_{\rm IMP}$ | $f_{\rm SW}$ |
|--------|--------|--------|---------------------------|-----------|-------|-----------------------|-------------------------|---------------|--------------|
| Value  | 800 µF | 180 µF | 100 V                     | 12 µH     | 12 µH | $35~\mathrm{m}\Omega$ | 500 A                   | 300 µs        | 10 kHz       |



Fig. 9. HIPIC output current ( $i_{OUT}$ ) and output voltage ( $v_{OUT}$ )

The experimental verification confirms excellent performance of HIPIC (Figs. 9, 10). The output current obtains very short rising and falling times and it is controlled properly with very small ripples during the whole impulse, which was the main requirement of the project. Figure 10 shows that the switched capacitor C2 is discharged during the rising slope of the output current, then it is isolated from the output during the impulse, and finally charged back during the falling slope by energy recuperated from inductive load. During recuperation, the capacitor C1 is partly charged too. Moreover, as the output current keeps its value at 500 A in the whole impulse, the currents in step-down converters are much lower and do not exceed their peak values of 200 A (Fig. 11).



Fig. 10. HIPIC capacitor voltages: main capacitor voltage ( $v_{C1}$ ) and switched capacitor voltage ( $v_{C2}$ ) with the output current ( $i_{OUT}$ )



Fig. 11. Step-down converter currents  $(i_{L1}-i_{L4})$ 

### 6. CONCLUSION

The paper presents a high instantaneous power impulse converter (HIPIC) with a switched capacitor unit. The improved HIPIC configuration based on a step-down converter unit, H-bridge converter unit and switched capacitor converter unit allows an accurate control of the output current impulse. Four step-down converters that are connected in parallel give an option of interleaving operation with very small peak current ripples. Applied H-bridge and switched capacitor units significantly shorten the output current rising and falling slopes. The current impulses close to square wave are possible to achieve thanks to the applied current control method, where two types of controllers are used: a hysteresis controller for rising and falling slope and a PID controller for peak current regulation. The proposed topology and control method significantly increase the performance of output current impulses in the HIPIC which is presented in computer simulations and confirmed in experimental results. It gives an opportunity for application in many fields of industry.

#### ACKNOWLEDGMENTS

The work was done partially at the Institute of Control and Power Electronics at Warsaw University of Technology as a part of a grant founded by the Dean of the Electrical Engineering Faculty.

#### REFERENCES

- [1] LI H., RYOO H.-J., KIM J.-S., RIM G.-H., KIM Y.-B., DENG J., Development of Rectangle-Pulse Marx Generator Based on PFN. IEEE Trans. Plasma Sci., 2009, 37(1), 190–194, DOI: 10.1109/TPS. 2008.2007730.
- [2] HEO H., PARK S.S., KIM S.C., SEO J.H., KIM S.H., CHOI O.R., NAM S.H., CHOI D.W., KIM J.H., LEE W.S., SO J.H., JANG W., *Performance of the Marx generator for repetitive applications*, IEEE International Power Modulators and High-Voltage Conference, 2008, DOI: 10.1109/IPMC.2008.4743709.
- [3] COCKCROFT J.D., WALTON E.T.S., Experiments with high velocity positive ions. I. Further developments in the method of obtaining high velocity positive ions, Proc. Royal Soc. A, Math. Phys. Eng. Sci., 1932,136(830), 619–630.
- [4] COCKCROFT J.D., WALTON E.T.S., Experiments with high velocity positive ions. II. The disintegration of elements by high velocity protons, Proc. Royal Soc. A, Math. Phys. Eng. Sci., 1932, 137(831), 229–242.
- [5] ZAJAC L., MALINOWSKI M., STYNSKI S., JASINSKI M., A new current control of high instantaneous power impulse converter, 41st Annual Conference of IEEE Industrial Electronics Society, IEEE 2015, DOI: 10.1109/IECON.2004.1432261.
- [6] ZAJAC L., MALINOWSKI M., STYNSKI S., JASINSKI M., A new topology of high instantaneous power impulse converter, 10th International Conference on Compatibility, Power Electronics and Power Engineering, CPE-POWERENG, IEEE, 2016, 319–324, DOI: 10.1109/CPE.2016.7544207.
- [7] CHEN D., HE L., YAN X., A current-mode DC-DC buck converter with high stability independent of load and supply voltage, IEEE International Symposium on Industrial Electronics, IEEE, 2006, 2, 1004–1008, DOI: 10.1109/ISIE.2006.295773.
- [8] CHEN W.-C., LIANG T.-J., YANG L.-S., CHEN J.-F., Current-fed DC-DC converter with ZCS for high voltage applications, Proc. International Power Electronics Conference ECCE ASIA, IEEE, 2010, 58–62, DOI: 10.1109/IPEC.2010.5543849.
- [9] XIONG D., LUOWEI Z., HENG-MING T., *Double-frequency buck converter*, IEEE Trans. Ind. Electron., 2009, 56(5),1690–1698, DOI: 10.1109/TIE.2009.2013752.
- [10] GARUDA V.R., KAZIMIERCZUK M.K., RAMALINGAM M.L., TOLKKINEN L., ROTH M.D., *High tempe*rature testing of a buck converter using silicon and silicon carbide diodes, Proc. 32nd Intersociety Energy Conversion Engineering Conference IECEC-97, Vol 1., IEEE 1997, 317–322, DOI: 10.1109/IECEC.1997.659206.
- [11] KAUR R., KUMAR S., Stability and dynamic characteristics analysis of DC-DC buck converter via mathematical modelling, Proc. International Conference on Recent Developments in Control,

Automation and Power Engineering (RDCAPE), IEEE, 2015, 253–258, DOI: 10.1109/RDCAPE. 2015.7281405.

- [12] BABAEI E., GOWGANI S.S., Hybrid multilevel inverter using switched capacitor units, IEEE Trans. Ind. Electron., 2014, 61(9), 4614–4621, DOI: 10.1109/TIE.2013.2290769.
- [13] TAUFIK T., PRASETYO R., HERNADI A., GARINTO D., Multiphase interleaving buck converter with inputoutput bypass capacitor, Proc. 7th International Conference on Information Technology. New Generations, IEEE, 2010, 1207–1211, DOI: 10.1109/ITNG.2010.97.
- [14] ESTEKI M., ADIB E., FARZANEHFARD H., Soft switching interleaved PWM buck converter with one auxiliary switch, 22nd Iranian Conference on Electrical Engineering (ICEE), IEEE, 2014, 232–237, DOI: 10.1109/IranianCEE.2014.6999538.
- [15] CHONG G., PID control system analysis, design, and technology, IEEE Trans. Control Syst. Technol., 2005, 13(4), 559–576, DOI: 10.1109/TCST.2005.847331.
- [16] MORADI M.H., New techniques for PID controller design, Proc. IEEE Conference on Control Applications, IEEE, 2003, 2, 903–908, DOI: 10.1109/CCA.2003.1223130.
- [17] ZHU Z., LIU K., HE Y., QI J., HAN J., Model free analysis and tuning of PID controller, Proc. 9th Asian Control Conference (ASCC), IEEE, 2013, 1–7, DOI: 10.1109/ASCC.2013.6606052.